/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/ |
D | pwrseq.h | 51 PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT1, BIT1 \ 79 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \ 88 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, BIT1 \ 91 PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT1, 0 \ 192 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \ 195 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \ 275 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \ 281 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \ 310 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, BIT1 \ 316 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1|BIT0, BIT1|BIT0 \ [all …]
|
/drivers/scsi/ |
D | dc395x.h | 74 #define BIT1 0x00000002 macro 79 #define UNIT_INFO_CHANGED BIT1 85 #define SCSI_SUPPORT BIT1 121 #define RESET_DETECT BIT1 129 #define ABORTION BIT1 141 #define ABORT_DEV BIT1 174 #define SYNC_NEGO_DONE BIT1 630 #define GREATER_1G BIT1
|
/drivers/staging/rtl8192e/rtl8192e/ |
D | r8192E_hw.h | 140 #define RCR_FILTER_MASK (BIT0 | BIT1 | BIT2 | BIT3 | BIT5 | BIT12 | \ 158 #define RCR_APM BIT1 212 #define SCR_RxUseDK BIT1 237 #define IMR_VODOK BIT1 242 #define TPPoll_BEQ BIT1 282 #define AcmHw_BeqEn BIT1 290 #define AcmFw_ViqStatus BIT1 343 #define BW_OPMODE_5G BIT1 372 #define RRSR_2M BIT1
|
D | rtl_dm.c | 1843 eRfPowerStateToSet = (tmp1byte&BIT1) ? eRfOn : eRfOff; in _rtl92e_dm_check_rf_ctrl_gpio()
|
/drivers/video/fbdev/via/ |
D | dvi.c | 59 viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1); in viafb_tmds_trasmitter_identify() 66 viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1); in viafb_tmds_trasmitter_identify() 339 viafb_write_reg_mask(SR1B, VIASR, 0, BIT1); in dvi_patch_skew_dvp0() 349 BIT0 + BIT1 + BIT2); in dvi_patch_skew_dvp0() 352 BIT0 + BIT1 + BIT2); in dvi_patch_skew_dvp0() 359 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp0() 360 viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1); in dvi_patch_skew_dvp0() 377 viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1); in dvi_patch_skew_dvp_low() 384 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp_low() 391 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp_low()
|
D | lcd.c | 359 viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2); in load_lcd_scaling() 534 BIT0 + BIT1 + BIT2 + BIT3); in lcd_patch_skew() 577 BIT0 + BIT1 + BIT2); in viafb_lcd_set_mode() 622 viafb_write_reg_mask(CRD4, VIACR, 0, BIT1); in integrated_lvds_disable() 666 viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1); in integrated_lvds_enable() 668 viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1); in integrated_lvds_enable() 688 viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1); in integrated_lvds_enable() 760 BIT7 + BIT2 + BIT1 + BIT0); in set_lcd_output_path()
|
D | via_utility.c | 184 viafb_write_reg_mask(CR6A, VIACR, 0x02, BIT1); in viafb_set_gamma_table()
|
D | share.h | 29 #define BIT1 0x02 macro
|
D | hw.c | 964 viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2); in load_fix_bit_crtc_reg() 975 viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1); in load_fix_bit_crtc_reg() 2078 p_gfx_dpa_setting->DVP0DataDri_S, BIT1); in viafb_set_dpa_gfx()
|
D | viafbdev.c | 1129 (viafb_read_reg(VIASR, SR1B) & BIT1) >> 1; in viafb_dvp0_proc_show() 1172 reg_val << 1, BIT1); in viafb_dvp0_proc_write()
|
/drivers/net/wireless/realtek/rtlwifi/btcoexist/ |
D | halbt_precomp.h | 49 #define BIT1 0x00000002 macro
|
D | halbtcoutsrc.h | 102 #define ALGO_WIFI_RSSI_STATE BIT1 114 #define WIFI_AP_CONNECTED BIT1
|
D | halbtc8723b2ant.h | 39 #define BT_INFO_8723B_2ANT_B_SCO_ESCO BIT1
|
D | halbtc8821a2ant.h | 36 #define BT_INFO_8821A_2ANT_B_SCO_ESCO BIT1
|
D | halbtc8723b1ant.h | 36 #define BT_INFO_8723B_1ANT_B_SCO_ESCO BIT1
|
D | halbtc8192e2ant.h | 36 #define BT_INFO_8192E_2ANT_B_SCO_ESCO BIT1
|
D | halbtc8821a1ant.h | 38 #define BT_INFO_8821A_1ANT_B_SCO_ESCO BIT1
|
D | halbtc8821a2ant.c | 589 h2c_parameter[0] |= BIT1; in halbtc8821a2ant_set_fw_dec_bt_pwr() 3725 if ((coex_sta->bt_info_ext & BIT1)) { in ex_halbtc8821a2ant_bt_info_notify()
|
D | halbtc8723b2ant.c | 672 h2c_parameter[0] |= BIT1; in btc8723b2ant_set_fw_dec_bt_pwr() 3554 if ((coex_sta->bt_info_ext & BIT1)) { in ex_btc8723b2ant_bt_info_notify()
|
/drivers/tty/ |
D | synclink_gt.c | 221 #define desc_crc_error(a) (le16_to_cpu((a).status) & BIT1) 382 #define MASK_PARITY BIT1 1868 status = *(p + 1) & (BIT1 + BIT0); in rx_async() 1870 if (status & BIT1) in rx_async() 1877 if (status & BIT1) in rx_async() 2055 if (status & BIT1) { in dcd_change() 3894 wr_reg32(info, RDCSR, BIT1); in rdma_reset() 3907 wr_reg32(info, TDCSR, BIT1); in tdma_reset() 3971 val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */ in rx_stop() 3996 val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */ in rx_start() [all …]
|
D | synclink.c | 495 #define IO_PIN BIT1 514 #define RXSTATUS_OVERRUN BIT1 552 #define TXSTATUS_UNDERRUN BIT1 572 #define MISCSTATUS_BRG1_ZERO BIT1 598 #define SICR_BRG1_ZERO BIT1 632 #define TXSTATUS_UNDERRUN BIT1 637 #define DICR_RECEIVE BIT1 1598 usc_OutDmaReg( info, CDIR, BIT9 | BIT1 ); in mgsl_isr_receive_dma() 5240 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) ); in usc_enable_loopback() 5303 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) ); in usc_enable_aux_clock() [all …]
|
D | synclinkmp.c | 417 #define TXRDYE BIT1 427 #define BRKD BIT1 428 #define ABTD BIT1 429 #define GAPD BIT1 2581 if (status & BIT1 << shift) in synclinkmp_interrupt() 2590 if (dmastatus & BIT1 << shift) in synclinkmp_interrupt() 4029 write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) | (BIT1 + BIT0))); in enable_loopback() 4047 write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) & ~(BIT1 + BIT0))); in enable_loopback() 4302 while( info->tx_count && (read_reg(info,SR0) & BIT1) ) { in tx_load_fifo() 4396 RegValue |= BIT1; in async_mode() [all …]
|
/drivers/staging/rtl8192e/ |
D | rtl819x_Qos.h | 19 #define BIT1 0x00000002 macro
|
/drivers/char/pcmcia/ |
D | synclink_cs.c | 302 #define IRQ_OVERRUN BIT1 // receive frame overflow 309 #define CTS BIT1 // CTS state 312 #define PVR_DSR BIT1 683 #define CMD_TXEOM BIT1 // transmit end message 1185 if (gis & (BIT1 | BIT0)) { in mgslpc_isr() 1237 if (pis & BIT1) in mgslpc_isr() 3023 val = read_reg(info, CHA + CCR1) | (BIT2 | BIT1 | BIT0); in loopback_enable() 3158 val |= BIT1; in hdlc_mode() 3177 val |= BIT2 | BIT1; in hdlc_mode() 3603 if (read_reg(info, CHB + STAR) & BIT1) in get_signals()
|
/drivers/net/wireless/realtek/rtlwifi/rtl8192de/ |
D | reg.h | 385 #define RRSR_2M BIT1 520 #define WOW_WOMEN BIT1 /* WoW function on or off. */
|