/drivers/staging/rtl8723bs/include/ |
D | hal_pwr_seq.h | 44 …, PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0}, /*0x20[0] = 1b… 49 …K, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0},/* Disable USB … 51 …{0x0075, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0… 52 …K, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0},/* release WLON… 55 …K, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0},/* polling unti… 56 …_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT0, 0},/**/ \ 61 …K, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0},/*Enable HSISR … 72 …K, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0},/* release WLON… 77 …MSK, PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 0}, /*0x20[0] = 1b… 88 … PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT0, BIT0}, /*Set SDIO sus… [all …]
|
D | rtw_ht.h | 64 #define LDPC_HT_ENABLE_RX BIT0 69 #define STBC_HT_ENABLE_RX BIT0 74 #define BEAMFORMING_HT_BEAMFORMER_ENABLE BIT0 /* Declare our NIC supports beamformer */
|
D | hal_com_reg.h | 524 #define HSISR_GPIO12_0_INT BIT0 547 #define RRSR_1M BIT0 572 #define HAL92C_WOL_PTK_UPDATE_EVENT BIT0 670 #define WOW_PMEN BIT0 /* Power management Enable. */ 715 #define IMR_ROK BIT0 /* Receive DMA OK Interrupt */ 726 #define IMR_WLANOFF BIT0 763 #define RCR_AAP BIT0 /* Accept all unicast packet */ 1278 #define SDIO_HIMR_RX_REQUEST_MSK BIT0 1300 #define SDIO_HISR_RX_REQUEST BIT0 1338 #define HCI_SUS_CTRL BIT0 [all …]
|
D | hal_phy.h | 13 #define ANT_DETECT_BY_SINGLE_TONE BIT0
|
D | rtl8723b_spec.h | 214 #define IMR_ROK_8723B BIT0 /* Receive DMA OK */
|
D | osdep_service.h | 17 #define BIT0 0x00000001 macro
|
/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/ |
D | pwrseq.h | 38 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0 \ 41 PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT0, 0}, 51 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 0 \ 96 PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x01, BIT0 \ 155 PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x01, BIT0 \ 181 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0 \ 247 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 0 \ 294 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1|BIT0, BIT1|BIT0 \ 371 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0 \ 389 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0 , BIT0 \ [all …]
|
/drivers/video/fbdev/via/ |
D | dvi.c | 45 viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1); in viafb_tmds_trasmitter_identify() 52 viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1); in viafb_tmds_trasmitter_identify() 335 BIT0 + BIT1 + BIT2); in dvi_patch_skew_dvp0() 338 BIT0 + BIT1 + BIT2); in dvi_patch_skew_dvp0() 345 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp0() 363 viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1); in dvi_patch_skew_dvp_low() 370 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp_low() 377 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp_low() 395 viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0); in viafb_dvi_enable() 396 viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 + BIT5); in viafb_dvi_enable() [all …]
|
D | lcd.c | 345 viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2); in load_lcd_scaling() 520 BIT0 + BIT1 + BIT2 + BIT3); in lcd_patch_skew() 561 BIT0 + BIT1 + BIT2); in viafb_lcd_set_mode() 583 viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0); in viafb_lcd_set_mode() 650 viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1); in integrated_lvds_enable() 652 viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1); in integrated_lvds_enable() 659 viafb_write_reg_mask(CR91, VIACR, 0, BIT0); in integrated_lvds_enable() 668 viafb_write_reg_mask(CRD3, VIACR, 0, BIT0); in integrated_lvds_enable() 744 BIT7 + BIT2 + BIT1 + BIT0); in set_lcd_output_path() 844 bdithering = BIT0; in fill_lcd_format() [all …]
|
D | via_utility.c | 152 viafb_write_reg_mask(SR1A, VIASR, 0x0, BIT0); in viafb_set_gamma_table() 169 viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0); in viafb_set_gamma_table() 207 viafb_write_reg_mask(SR1A, VIASR, 0x0, BIT0); in viafb_get_gamma_table()
|
D | hw.c | 472 viafb_write_reg_mask(CR47, VIACR, 0, BIT0); in viafb_unlock_crt() 949 viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2); in load_fix_bit_crtc_reg() 986 reg_mask = reg_mask | (BIT0 << j); in viafb_load_reg() 987 get_bit = (timing_value & (BIT0 << bit_num)); in viafb_load_reg() 1667 viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0); in viafb_init_dac() 1681 viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0); in viafb_init_dac() 1688 viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0); in viafb_init_dac()
|
/drivers/scsi/ |
D | dc395x.h | 76 #define BIT0 0x00000001 macro 79 #define UNIT_ALLOCATED BIT0 85 #define DASD_SUPPORT BIT0 121 #define RESET_DEV BIT0 126 #define ABORT_DEV_ BIT0 129 #define SRB_OK BIT0 143 #define AUTO_REQSENSE BIT0 165 #define SYNC_NEGO_ENABLE BIT0 592 #define MORE2_DRV BIT0
|
/drivers/staging/rtl8192e/rtl8192e/ |
D | r8192E_hw.h | 73 #define RCR_AAP BIT0 98 #define SCR_TxUseDK BIT0 122 #define IMR_ROK BIT0 181 #define RRSR_1M BIT0
|
/drivers/net/wireless/realtek/rtlwifi/btcoexist/ |
D | halbtc8821a1ant.h | 15 #define BT_INFO_8821A_1ANT_B_CONNECTION BIT0 18 (((_BT_INFO_EXT_&BIT0)) ? true : false)
|
D | halbtc8723b1ant.h | 14 #define BT_INFO_8723B_1ANT_B_CONNECTION BIT0 17 (((_BT_INFO_EXT_&BIT0)) ? true : false)
|
D | halbt_precomp.h | 31 #define BIT0 0x00000001 macro
|
D | halbtcoutsrc.h | 88 #define INTF_INIT BIT0 92 #define ALGO_BT_RSSI_STATE BIT0 104 #define WIFI_STA_CONNECTED BIT0
|
/drivers/staging/rtl8723bs/hal/ |
D | HalBtc8723b1Ant.h | 15 #define BT_INFO_8723B_1ANT_B_CONNECTION BIT0 18 (((_BT_INFO_EXT_ & BIT0)) ? true : false)
|
D | odm_reg.h | 89 #define BIT_FA_RESET BIT0
|
D | odm_HWConfig.c | 338 pEntry->rssi_stat.PacketMap = (pEntry->rssi_stat.PacketMap<<1) | BIT0; in odm_Process_RSSIForDM() 372 OFDM_pkt += (u8)(pEntry->rssi_stat.PacketMap>>i)&BIT0; in odm_Process_RSSIForDM()
|
D | HalHWImg8723B_MAC.c | 56 if ((cond1 & BIT0) != 0) /* GLNA */ in CheckPositive()
|
D | odm_DIG.h | 81 ODM_PAUSE_DIG = BIT0,
|
D | HalBtc8723b2Ant.h | 15 #define BT_INFO_8723B_2ANT_B_CONNECTION BIT0
|
/drivers/tty/ |
D | synclink_gt.c | 186 …a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0)) 193 #define desc_abort(a) (le16_to_cpu((a).status) & BIT0) 351 #define MASK_FRAMING BIT0 393 #define IRQ_MASTER BIT0 1781 status = *(p + 1) & (BIT1 + BIT0); in rx_async() 1785 else if (status & BIT0) in rx_async() 1792 else if (status & BIT0) in rx_async() 2005 if (status & BIT0) { in ri_change() 3778 if (!(rd_reg32(info, RDCSR) & BIT0)) in rdma_reset() 3791 if (!(rd_reg32(info, TDCSR) & BIT0)) in tdma_reset() [all …]
|
/drivers/staging/rtl8192e/ |
D | rtl819x_Qos.h | 10 #define BIT0 0x00000001 macro
|