Home
last modified time | relevance | path

Searched refs:isInReg (Results 1 – 25 of 33) sorted by relevance

12

/external/swiftshader/third_party/LLVM/include/llvm/Target/
DTargetCallingConv.h56 bool isInReg() const { return Flags & InReg; } in isInReg() function
DTargetCallingConv.td51 class CCIfInReg<CCAction A> : CCIf<"ArgFlags.isInReg()", A> {}
DTargetLowering.h1213 bool isInReg : 1; member
1219 ArgListEntry() : isSExt(false), isZExt(false), isInReg(false), in ArgListEntry()
/external/swiftshader/third_party/llvm-7.0/llvm/include/llvm/CodeGen/
DTargetCallingConv.h69 bool isInReg() const { return IsInReg; } in isInReg() function
/external/llvm/include/llvm/Target/
DTargetCallingConv.h76 bool isInReg() const { return Flags & InReg; } in isInReg() function
DTargetCallingConv.td66 class CCIfInReg<CCAction A> : CCIf<"ArgFlags.isInReg()", A> {}
DTargetLowering.h2466 bool isInReg : 1; member
2476 ArgListEntry() : isSExt(false), isZExt(false), isInReg(false), in ArgListEntry()
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/Mips/
DMipsGenCallingConv.inc118 if (ArgFlags.isInReg()) {
274 if (ArgFlags.isInReg()) {
640 if (ArgFlags.isInReg()) {
715 if (ArgFlags.isInReg()) {
732 if (ArgFlags.isInReg()) {
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/
DAMDGPUCallLowering.cpp193 !OrigArg.Flags.isInReg() && !OrigArg.Flags.isByVal() && in lowerFormalArguments()
DAMDGPUCallingConv.td15 class CCIfNotInReg<CCAction A> : CCIf<"!ArgFlags.isInReg()", A> {}
/external/llvm/lib/Target/AMDGPU/
DAMDGPUCallingConv.td15 class CCIfNotInReg<CCAction A> : CCIf<"!ArgFlags.isInReg()", A> {}
DSIISelLowering.cpp619 if (CallConv == CallingConv::AMDGPU_PS && !Arg.Flags.isInReg() && in LowerFormalArguments()
/external/swiftshader/third_party/llvm-7.0/llvm/include/llvm/Target/
DTargetCallingConv.td66 class CCIfInReg<CCAction A> : CCIf<"ArgFlags.isInReg()", A> {}
/external/swiftshader/third_party/LLVM/lib/Target/X86/
DX86GenCallingConv.inc141 if (ArgFlags.isInReg()) {
171 if (ArgFlags.isInReg()) {
918 if (ArgFlags.isInReg()) {
/external/swiftshader/third_party/LLVM/lib/CodeGen/SelectionDAG/
DSelectionDAGBuilder.cpp5168 Entry.isInReg = false; in LowerCallTo()
5191 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg); in LowerCallTo()
5601 void MarkAllocatedRegs(bool isOutReg, bool isInReg, in MarkAllocatedRegs() argument
5609 if (isInReg) { in MarkAllocatedRegs()
5700 bool isInReg = false; in GetRegistersForValue() local
5707 isInReg = OpInfo.hasMatchingInput(); in GetRegistersForValue()
5710 isInReg = true; in GetRegistersForValue()
5715 isInReg = true; in GetRegistersForValue()
5794 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI); in GetRegistersForValue()
6354 if (Args[i].isInReg) in LowerCallTo()
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/X86/
DX86GenCallingConv.inc396 if (ArgFlags.isInReg()) {
426 if (ArgFlags.isInReg()) {
640 if (ArgFlags.isInReg()) {
652 if (ArgFlags.isInReg()) {
664 if (ArgFlags.isInReg()) {
2861 if (ArgFlags.isInReg()) {
/external/llvm/lib/Target/Mips/
DMipsFastISel.cpp1282 if (Flag.isInReg() || Flag.isSRet() || Flag.isNest() || Flag.isByVal()) in fastLowerCall()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Mips/
DMipsFastISel.cpp1501 if (Flag.isInReg() || Flag.isSRet() || Flag.isNest() || Flag.isByVal()) in fastLowerCall()
/external/llvm/lib/Target/PowerPC/
DPPCFastISel.cpp1523 if (Flags.isInReg() || Flags.isSRet() || Flags.isNest() || Flags.isByVal()) in fastLowerCall()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/PowerPC/
DPPCFastISel.cpp1610 if (Flags.isInReg() || Flags.isSRet() || Flags.isNest() || Flags.isByVal()) in fastLowerCall()
/external/llvm/lib/CodeGen/SelectionDAG/
DSelectionDAGBuilder.cpp2066 Entry.isInReg = true; in visitSPDescriptorParent()
7516 Entry.isInReg = false; in LowerCallTo()
7589 if (Args[i].isInReg) in LowerCallTo()
DTargetLowering.cpp103 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg); in setAttributes()
/external/llvm/lib/Target/X86/
DX86FastISel.cpp3360 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) { in fastLowerCall()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/X86/
DX86FastISel.cpp3576 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) { in fastLowerCall()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/
DAArch64FastISel.cpp3181 if (Flag.isInReg() || Flag.isSRet() || Flag.isNest() || Flag.isByVal() || in fastLowerCall()

12