/kernel/linux/linux-5.10/arch/arm/boot/dts/ |
D | keystone-k2e-netcp.dtsi | 15 queue-range = <0 0x2000>; 16 linkram0 = <0x100000 0x4000>; 17 linkram1 = <0 0x10000>; 24 managed-queues = <0 0x2000>; 25 reg = <0x2a40000 0x20000>, 26 <0x2a06000 0x400>, 27 <0x2a02000 0x1000>, 28 <0x2a03000 0x1000>, 29 <0x23a80000 0x20000>, 30 <0x2a80000 0x20000>; [all …]
|
D | keystone-k2l-netcp.dtsi | 15 queue-range = <0 0x2000>; 16 linkram0 = <0x100000 0x4000>; 17 linkram1 = <0x70000000 0x10000>; /* 1MB OSR mem */ 24 managed-queues = <0 0x2000>; 25 reg = <0x2a40000 0x20000>, 26 <0x2a06000 0x400>, 27 <0x2a02000 0x1000>, 28 <0x2a03000 0x1000>, 29 <0x23a80000 0x20000>, 30 <0x2a80000 0x20000>; [all …]
|
D | keystone-k2hk-netcp.dtsi | 15 queue-range = <0 0x4000>; 16 linkram0 = <0x100000 0x8000>; 17 linkram1 = <0x0 0x10000>; 24 managed-queues = <0 0x2000>; 25 reg = <0x2a40000 0x20000>, 26 <0x2a06000 0x400>, 27 <0x2a02000 0x1000>, 28 <0x2a03000 0x1000>, 29 <0x23a80000 0x20000>, 30 <0x2a80000 0x20000>; [all …]
|
D | keystone-k2g-netcp.dtsi | 13 power-domains = <&k2g_pds 0x0018>; 14 clocks = <&k2g_clks 0x0018 0>; 17 queue-range = <0 0x80>; 18 linkram0 = <0x4020000 0x7ff>; 26 managed-queues = <0 0x80>; 27 reg = <0x4100000 0x800>, 28 <0x4040000 0x100>, 29 <0x4080000 0x800>, 30 <0x40c0000 0x800>; 38 qpend-0 { [all …]
|
D | hip01.dtsi | 19 #address-cells = <0>; 21 reg = <0x1a001000 0x1000>, <0x1a000100 0x1000>; 26 #clock-cells = <0>; 36 ranges = <0 0x10000000 0x20000000>; 46 reg = <0x10001000 0x1000>; 50 interrupts = <0 32 4>; 56 reg = <0x10002000 0x1000>; 60 interrupts = <0 33 4>; 66 reg = <0x10003000 0x1000>; 70 interrupts = <0 34 4>; [all …]
|
D | arm-realview-pbx-a9.dts | 32 arm,hbi = <0x182>; 36 #size-cells = <0>; 49 CPU0: cpu@0 { 52 reg = <0x0>; 58 reg = <0x1>; 65 reg = <0x1f002000 0x1000>; 83 reg = <0x1f000000 0x100>; 88 reg = <0x1f000600 0x20>; 90 interrupts = <1 13 0xf04>; 95 reg = <0x1f000620 0x20>; [all …]
|
D | arm-realview-eb-mp.dtsi | 46 reg = <0x1f001000 0x1000>, 47 <0x1f000100 0x100>; 56 reg = <0x10041000 0x1000>, 57 <0x10040000 0x100>; 59 interrupts = <0 10 IRQ_TYPE_LEVEL_HIGH>; 64 reg = <0x1f002000 0x1000>; 66 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>, 67 <0 30 IRQ_TYPE_LEVEL_HIGH>, 68 <0 31 IRQ_TYPE_LEVEL_HIGH>; 88 reg = <0x1f000000 0x100>; [all …]
|
D | ecx-2000.dts | 9 /memreserve/ 0x00000000 0x0001000; 19 #size-cells = <0>; 21 cpu@0 { 24 reg = <0>; 54 memory@0 { 57 reg = <0x00000000 0x00000000 0x00000000 0xff800000>; 63 reg = <0x00000002 0x00000000 0x00000003 0x00000000>; 67 ranges = <0x00000000 0x00000000 0x00000000 0xffffffff>; 70 compatible = "arm,cortex-a15-timer", "arm,armv7-timer"; interrupts = <1 13 0xf08>, 71 <1 14 0xf08>, [all …]
|
D | vexpress-v2p-ca9.dts | 16 arm,hbi = <0x191>; 17 arm,vexpress,site = <0xf>; 36 #size-cells = <0>; 38 A9_0: cpu@0 { 41 reg = <0>; 69 reg = <0x60000000 0x40000000>; 77 /* Chipselect 3 is physically at 0x4c000000 */ 81 reg = <0x4c000000 0x00800000>; 88 reg = <0x10020000 0x1000>; 90 interrupts = <0 44 4>; [all …]
|
D | arm-realview-pb11mp.dts | 45 * The PB11MPCore has 512 MiB memory @ 0x70000000 46 * and the first 256 are also remapped @ 0x00000000 48 reg = <0x70000000 0x20000000>; 53 #size-cells = <0>; 56 MP11_0: cpu@0 { 59 reg = <0>; 91 reg = <0x1f001000 0x1000>, 92 <0x1f000100 0x100>; 97 reg = <0x1f002000 0x1000>; 99 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>, [all …]
|
D | vexpress-v2p-ca15-tc1.dts | 16 arm,hbi = <0x237>; 17 arm,vexpress,site = <0xf>; 36 #size-cells = <0>; 38 cpu@0 { 41 reg = <0>; 53 reg = <0 0x80000000 0 0x40000000>; 61 /* Chipselect 2 is physically at 0x18000000 */ 65 reg = <0 0x18000000 0 0x00800000>; 72 reg = <0 0x2b000000 0 0x1000>; 73 interrupts = <0 85 4>; [all …]
|
D | uniphier-pxs2.dtsi | 18 #size-cells = <0>; 20 cpu0: cpu@0 { 23 reg = <0>; 111 #clock-cells = <0>; 116 #clock-cells = <0>; 162 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, 163 <0x506c0000 0x400>; 164 interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>; 175 reg = <0x54006000 0x100>; 177 #size-cells = <0>; [all …]
|
D | artpec6.dtsi | 55 #size-cells = <0>; 57 cpu0: cpu@0 { 60 reg = <0>; 74 reg = <0xf8000000 0x48>; 80 psci_version = <0x84000000>; 81 cpu_on = <0x84000003>; 82 system_reset = <0x84000009>; 87 reg = <0xfaf00000 0x58>; 92 #clock-cells = <0>; 98 #clock-cells = <0>; [all …]
|
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/soc/ti/ |
D | keystone-navigator-qmss.txt | 27 external link ram entries. If the address is specified as "0" 83 0 : None, i.e interrupt on list full only 123 queue-range = <0 0x4000>; 124 linkram0 = <0x100000 0x8000>; 125 linkram1 = <0x0 0x10000>; 132 managed-queues = <0 0x2000>; 133 reg = <0x2a40000 0x20000>, 134 <0x2a06000 0x400>, 135 <0x2a02000 0x1000>, 136 <0x2a03000 0x1000>, [all …]
|
/kernel/linux/linux-5.10/arch/arm64/boot/dts/sprd/ |
D | sharkl64.dtsi | 28 reg = <0 0x70000000 0 0x100>; 29 interrupts = <0 2 0xf04>; 36 reg = <0 0x70100000 0 0x100>; 37 interrupts = <0 3 0xf04>; 44 reg = <0 0x70200000 0 0x100>; 45 interrupts = <0 4 0xf04>; 52 reg = <0 0x70300000 0 0x100>; 53 interrupts = <0 5 0xf04>; 62 #clock-cells = <0>;
|
/kernel/linux/linux-5.10/sound/pci/hda/ |
D | ca0132_regs.h | 12 #define DSP_CHIP_OFFSET 0x100000 13 #define DSP_DBGCNTL_MODULE_OFFSET 0xE30 17 #define DSP_DBGCNTL_EXEC_LOBIT 0x0 18 #define DSP_DBGCNTL_EXEC_HIBIT 0x3 19 #define DSP_DBGCNTL_EXEC_MASK 0xF 21 #define DSP_DBGCNTL_SS_LOBIT 0x4 22 #define DSP_DBGCNTL_SS_HIBIT 0x7 23 #define DSP_DBGCNTL_SS_MASK 0xF0 25 #define DSP_DBGCNTL_STATE_LOBIT 0xA 26 #define DSP_DBGCNTL_STATE_HIBIT 0xD [all …]
|
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/interrupt-controller/ |
D | arm,gic.yaml | 59 enum: [ 0, 1 ] 66 The 1st cell is the interrupt type; 0 for SPI interrupts, 1 for PPI 70 SPI interrupts are in the range [0-987]. PPI interrupts are in the 71 range [0-15]. 74 bits[3:0] trigger type and level flags. 142 "^v2m@[0-9a-f]+$": 189 reg = <0xfff11000 0x1000>, 190 <0xfff10100 0x100>; 199 reg = <0x2c001000 0x1000>, 200 <0x2c002000 0x2000>, [all …]
|
/kernel/linux/linux-5.10/include/linux/amba/ |
D | sp810.h | 18 #define SCCTRL 0x000 19 #define SCSYSSTAT 0x004 20 #define SCIMCTRL 0x008 21 #define SCIMSTAT 0x00C 22 #define SCXTALCTRL 0x010 23 #define SCPLLCTRL 0x014 24 #define SCPLLFCTRL 0x018 25 #define SCPERCTRL0 0x01C 26 #define SCPERCTRL1 0x020 27 #define SCPEREN 0x024 [all …]
|
/kernel/linux/linux-5.10/arch/arm/mach-highbank/ |
D | sysregs.h | 16 #define HB_SREG_A9_PWR_REQ 0xf00 17 #define HB_SREG_A9_BOOT_STAT 0xf04 18 #define HB_SREG_A9_BOOT_DATA 0xf08 20 #define HB_PWR_SUSPEND 0 25 #define SREG_CPU_PWR_CTRL(c) (0x200 + ((c) * 4)) 29 int cpu = MPIDR_AFFINITY_LEVEL(cpu_logical_map(smp_processor_id()), 0); in highbank_set_core_pwr() 38 int cpu = MPIDR_AFFINITY_LEVEL(cpu_logical_map(smp_processor_id()), 0); in highbank_clear_core_pwr() 42 writel_relaxed(0, sregs_base + SREG_CPU_PWR_CTRL(cpu)); in highbank_clear_core_pwr() 71 writel(~0UL, sregs_base + HB_SREG_A9_PWR_REQ); in highbank_clear_pwr_request()
|
/kernel/linux/linux-5.10/arch/m68k/include/asm/ |
D | m54xxsim.h | 15 #define IOMEMSIZE 0x01000000 24 #define MCFICM_INTC0 (MCF_MBAR + 0x700) /* Base for Interrupt Ctrl 0 */ 26 #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */ 27 #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */ 28 #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */ 29 #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */ 30 #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */ 31 #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */ 32 #define MCFINTC_IRLR 0x18 /* */ 33 #define MCFINTC_IACKL 0x19 /* */ [all …]
|
/kernel/linux/linux-5.10/drivers/net/wireless/realtek/rtw88/ |
D | rtw8821c.h | 13 u8 mac_addr[ETH_ALEN]; /* 0xd0 */ 21 u8 ltr_cap; /* 0xe3 */ 26 u8 res0:2; /* 0xf4 */ 50 u8 res0[0x0e]; 55 u8 channel_plan; /* 0xb8 */ 59 u8 pa_type; /* 0xbc */ 60 u8 lna_type_2g[2]; /* 0xbd */ 70 u8 rf_antenna_option; /* 0xc9 */ 82 /* 0xC00-0xCFF and 0xE00-0xEFF have the same layout */ in _rtw_write32s_mask() 84 rtw_write32_mask(rtwdev, addr + 0x200, mask, data); in _rtw_write32s_mask() [all …]
|
/kernel/linux/linux-5.10/arch/arm64/boot/dts/amd/ |
D | amd-seattle-soc.dtsi | 20 reg = <0x0 0xe1110000 0 0x1000>, 21 <0x0 0xe112f000 0 0x2000>, 22 <0x0 0xe1140000 0 0x2000>, 23 <0x0 0xe1160000 0 0x2000>; 24 interrupts = <1 9 0xf04>; 25 ranges = <0 0 0 0xe1100000 0 0x100000>; 29 reg = <0x0 0x00080000 0 0x1000>; 35 interrupts = <1 13 0xff04>, 36 <1 14 0xff04>, 37 <1 11 0xff04>, [all …]
|
/kernel/linux/linux-5.10/drivers/firewire/ |
D | nosy.h | 10 #define PCILYNX_MAX_REGISTER 0xfff 11 #define PCILYNX_MAX_MEMORY 0xffff 13 #define PCI_LATENCY_CACHELINE 0x0c 15 #define MISC_CONTROL 0x40 16 #define MISC_CONTROL_SWRESET (1<<0) 18 #define SERIAL_EEPROM_CONTROL 0x44 20 #define PCI_INT_STATUS 0x48 21 #define PCI_INT_ENABLE 0x4c 42 #define PCI_INT_DMA0_HLT (1<<0) 44 #define PCI_INT_DMA_ALL 0x3ff [all …]
|
/kernel/linux/linux-5.10/arch/arm64/boot/dts/cavium/ |
D | thunder-88xx.dtsi | 63 #size-cells = <0>; 65 cpu@0 { 68 reg = <0x0 0x000>; 74 reg = <0x0 0x001>; 80 reg = <0x0 0x002>; 86 reg = <0x0 0x003>; 92 reg = <0x0 0x004>; 98 reg = <0x0 0x005>; 104 reg = <0x0 0x006>; 110 reg = <0x0 0x007>; [all …]
|
/kernel/linux/linux-5.10/include/linux/fsl/ |
D | guts.h | 29 u32 porpllsr; /* 0x.0000 - POR PLL Ratio Status Register */ 30 u32 porbmsr; /* 0x.0004 - POR Boot Mode Status Register */ 31 u32 porimpscr; /* 0x.0008 - POR I/O Impedance Status and 34 u32 pordevsr; /* 0x.000c - POR I/O Device Status Register */ 35 u32 pordbgmsr; /* 0x.0010 - POR Debug Mode Status Register */ 36 u32 pordevsr2; /* 0x.0014 - POR device status register 2 */ 37 u8 res018[0x20 - 0x18]; 38 u32 porcir; /* 0x.0020 - POR Configuration Information 41 u8 res024[0x30 - 0x24]; 42 u32 gpiocr; /* 0x.0030 - GPIO Control Register */ [all …]
|